85
CHAPTER 7 DETAILED EXECUTION INSTRUCTIONS
7.14
AND (And Word Data of Source Register to Destination
Register)
Takes the logical AND of the word data in "Rj" and the word data in "Ri", stores the
results to "Ri".
■
AND (And Word Data of Source Register to Destination Register)
Assembler format:
AND Rj, Ri
Operation:
Ri and Rj
→
Ri
Flag change:
N:
Set when the MSB of the operation result is "1", cleared when the MSB is "0".
Z:
Set when the operation result is "0", cleared otherwise.
V and C: Unchanged
Execution cycles:
1 cycle
Instruction format:
Example:
AND R2, R3
N
Z
V
C
C
C
–
–
MSB
LSB
1
0
0
0
0
0
1
0
Rj
Ri
R2
R3
1 1 1 1
0 0 0 0
1 0 1 0
1 0 1 0
N Z V C
CCR
R2
R3
CCR
0 0 0 0
N Z V C
0 0 0 0
1 0 1 0
0 0 0 0
1 1 1 1
0 0 0 0
Before execution
After execution
Instruction bit pattern : 1000 0010 0010 0011
Summary of Contents for FR Family
Page 2: ......
Page 3: ...FUJITSU LIMITED FR Family 32 BIT MICROCONTROLLER INSTRUCTION MANUAL ...
Page 4: ......
Page 8: ...iv ...
Page 14: ...x ...
Page 36: ...12 CHAPTER 2 MEMORY ARCHITECTURE ...
Page 284: ...260 CHAPTER 7 DETAILED EXECUTION INSTRUCTIONS ...
Page 301: ...277 INDEX INDEX The index follows on the next page This is listed in alphabetical order ...
Page 314: ......