MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
151
CHAPTER 11 8/16-BIT COMPOSITE TIMER
11.9 Operation of PWM Timer Function
(Fixed-cycle mode)
Figure 11.9-2 Operation Diagram of PWM Timer Function (Fixed-cycle Mode)
Tn0DR/Tn1DR regi
s
ter v
a
l
u
e: "0x00" (d
u
ty r
a
tio = 0%)
Co
u
nter v
a
l
u
e
"H"
"L"
"H"
"L"
"H"
"L"
0x00
Co
u
nter v
a
l
u
e
Co
u
nter v
a
l
u
e
PWM w
a
veform
PWM w
a
veform
PWM w
a
veform
Tn0DR/Tn1DR regi
s
ter v
a
l
u
e: "0x
8
0" (d
u
ty r
a
tio = 50%)
Tn0DR/Tn1DR regi
s
ter v
a
l
u
e: "0xFF" (d
u
ty r
a
tio = 99.6%)
0x
8
0
One co
u
nt width
Note: When the PWM f
u
nction h
as
b
een
s
elected, the timer o
u
tp
u
t pin hold
s
the level
a
t the point when the co
u
nter
s
top
s
(Tn0CR1/Tn1CR1:
S
TA = 0).
0x00
0x00
0xFF 0x00
0xFF 0x00
0xFF 0x00