MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
341
CHAPTER 19 16-BIT PPG TIMER
19.6 Operations and Setting Procedure Example
●
Invalidating the retrigger (RTRG bit in PCNTHn register = 0)
Figure 19.6-1 When Retrigger Is Invalid in PWM Mode
●
Validating the retrigger (RTRG bit in PCNTHn register = 1)
Figure 19.6-2 When Retrigger Is Valid in PWM Mode
m
n
0
(1)=n
×
T n
s
(2)=m
×
T n
s
PPG
(1)
(2)
(Norm
a
l pol
a
rity)
(Inverted pol
a
rity)
Time
16-
b
it downco
u
nter v
a
l
u
e
S
oftw
a
re trigger
n : V
a
l
u
e of PDUTH & PDUTL regi
s
ter
s
m: V
a
l
u
e of PC
S
RH & PC
S
RL regi
s
ter
s
T : Co
u
nt clock cycle
Ri
s
ing edge detected
Trigger ignored
PPG
m
n
0
(1)=n
×
T n
s
(2)=m
×
T n
s
PPG
PPG
(1)
(2)
(Norm
a
l pol
a
rity)
(Inverted pol
a
rity)
Time
Co
u
nter v
a
l
u
e
S
oftw
a
re trigger
Ri
s
ing edge detected
Re
s
t
a
rted
b
y trigger
n : V
a
l
u
e of PDUTH & PDUTL regi
s
ter
s
m: V
a
l
u
e of PC
S
RH & PC
S
RL regi
s
ter
s
T : Co
u
nt clock cycle