MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
467
CHAPTER 22 UART/SIO
22.6 Operations and Setting Procedure Example
●
Start bit detection and confirmation of receive data during reception
The start bit is detected by a falling of the serial input followed by a succession of three "L"
levels after the serial data input is sampled according to the clock (BRCLK) signal provided by
the dedicated baud rate generator with the reception operation enable bit (RXE) set to "1".
When the first "H", "L", "L", "L" train is detected in a BRCLK sample, therefore, the current
bit is regarded as the start bit.
The frequency-quartered circuit is activated upon detection of the start bit and serial data is
input to the reception shift register at intervals of four periods of BRCLK.
When data is received, sampling is performed at three points of the baud rate clock (BRCLK)
and data sampling clock (DSCLK) and received data is confirmed on a majority basis when
two bits out of three match.
Figure 22.6-5 Start Bit Detection and Serial Data Input
B
au
d r
a
te clock
(BRCLK)
RXE
Co
u
nter divided
b
y 4
"H"
D0
Reception
s
hift regi
s
ter
"L"
"L"
"L"
"L"
D1
D
a
t
a
sa
mpling clock
(D
S
CLK)
S
eri
a
l d
a
t
a
inp
u
t
(UIn)
S
t
a
rt
b
it detection
0
X
1
2
3
0
1
2
3
D0
D1
X
S
t
a
rt
b
it
Sa
mpling
a
t three point
s
to determine "0" or "1" on
a
m
a
jority
bas
i
s
when two
b
it
s
o
u
t of three m
a
tch