MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
591
CHAPTER 27 COMPARATOR
27.2 Configuration
27.2
Configuration
The comparator module consists of the following blocks:
• Comparator
• Edge detection circuit
• Comparator control register
■
Block Diagram of Comparator
Figure 27.2-1 Block Diagram of Comparator
VCID
Ed
g
e detection
circuit
Comparator
IE
IF
O
S
-
CMPn_P
CMPn_N
(From
a
n extern
a
l pin)
(From
a
n extern
a
l pin)
-
VCOE
PD
Comparator control re
g
i
s
ter (CMR0C)
Inter
n
a
l
bu
s
Interr
u
pt re
qu
e
s
t
CMPn_O (To
a
n extern
a
l pin)
To the extern
a
l pin
control circ
u
it
(En
ab
le CMPn_O o
u
tp
u
t
vi
a
a
n extern
a
l pin)
To the extern
a
l pin control circ
u
it
(When CMPn_P
a
nd CMPn_N
a
n
a
log inp
u
t i
s
en
ab
led (VCID = 0),
the corre
s
ponding GPIO inp
u
t
a
nd
o
u
tp
u
t i
s
di
sab
led.)
+
−