C141-E077-01EN
5 - 86
5.6.2
Multiword data transfer
Figure 5.9 shows the multiword DMA data transfer timing between the device and the host
system.
tF
tE
tH
tG
tJ
tD
tI
tC
t0
Read data
DD0-DD15
Write data
DD0-DD15
DIOR-/DIOW-
DMACK-
DMARQ
tK
Symbol
Timing parameter
Min.
Max.
Unit
t0
Cycle time
120
—
ns
tC
Delay time from DMACK assertion to DMARQ negation
—
35
ns
tD
Pulse width of DIOR-/DIOW-
70
—
ns
tE
Data setup time for DIOR-
—
30
ns
tF
Data hold time for DIOR-
5
—
ns
tG
Data setup time for DIOW-
20
—
ns
tH
Data hold time for DIOW-
10
—
ns
tI
DMACK setup time for DIOR-/DIOW-
0
—
ns
tJ
DMACK hold time for DIOR-/DIOW-
5
—
ns
tK
Continuous time of high level for DIOR-/DIOW-
25
—
ns
Figure 5.9
Multiword DMA data transfer timing (mode 2)
Summary of Contents for MPE3064AT
Page 1: ...C141 E077 02EN MPE3xxxAT DISK DRIVES PRODUCT MANUAL ...
Page 3: ...This page is intentionally left blank ...
Page 15: ...This page is intentionally left blank ...
Page 31: ...C141 E077 02EN 3 2 Figure 3 1 Dimensions ...
Page 45: ...This page is intentionally left blank ...
Page 51: ...C141 E077 01EN 4 6 Figure 4 2 MPE3xxxAT Block diagram ...
Page 67: ...This page is intentionally left blank ...
Page 167: ...This page is intentionally left blank ...
Page 191: ......