Minimal Design for GR551x SoC
Power Management Unit (PMU) is responsible for generating all required voltages for different blocks in a GR551x.
•
I/O LDO supplies on-chip Flash (except for GR5515I0ND) and I/O pins. For more information, see “
”.
•
For active mode, a DC-DC converter generates the voltage for the transceiver and an LDO regulator generates the
voltage for digital blocks.
•
GR551x uses an LDO regulator to supply its Always-ON (AON) modules that stay ON when both the MCU
subsystem and the Bluetooth LE subsystem are OFF. The LDO regulator also generates a lower voltage for content
retention to the memories where their content is needed after wake-up.
•
Both the retention voltage and the digital voltage are connected to all power islands through a control switch
matrix on the chip.
3.1.1.2 Power Supply Scheme
GR551x SoCs are equipped with a complete set of power management modules, which guarantee the smooth and
secure functioning of the GR551x SoCs. This section introduces the GR551x reference circuit design by taking a GR551x
SoC mounting BGA68 package as an example (see
).
Figure 3-2 Power section of GR551x
The detailed pin descriptions and connection guidance are as follows:
•
VDD_VCO/RF:
internal RF block supply, connected to V1P0 (output power net of DC-DC switching regulator) and
a 0.1 µF filter capacitor
Copyright © 2021 Shenzhen Goodix Technology Co., Ltd.
23