Preface
Preface
Purpose
This document is to present the necessary circuit required for proper operation of GR551x Bluetooth System-on-Chips
(SoCs). Recommended schematic, chip interfaces, peripherals, schematic diagram, and PCB layout guidelines of the
GR551x SoC family are provided.
This
Hardware Design Guidelines
intends to help system designers build minimal Bluetooth Low Energy (Bluetooth LE)
hardware circuits and develop products.
Audience
This document is intended for:
•
GR551x user
•
GR551x tester
•
Bluetooth product engineer
•
Bluetooth LE system designer
Release Notes
This document is the eighth release of
GR551x Hardware Design Guidelines
, corresponding to GR551x SoC series.
Revision History
Version
Date
Description
1.0
2019-12-08
Initial release
1.3
2020-03-16
Updated the package pinout diagrams to the top views in “Pinout”.
1.5
2020-05-30
•
Updated chip model numbers and pinout diagrams, package size diagrams, and reference
schematic diagrams;
•
Changed power supplies and RF and explained by taking a QFN56 circuit as an example;
•
Added “PCB Layout Reference Design”; updated “ESD Considerations”.
1.6
2020-06-30
•
Updated the package layouts and data in the Appendix;
•
Changed the maximum supply voltage from 4.38 V to 3.8 V; changed I/O voltage from 3.6 V
to 3.3 V (typical value).
•
Added “Solutions for Improving ESD Protection Level on Products” by introducing the
hardware watchdog timer; added “Two-layer PCBs in QFN56”.
1.7
2020-08-30
Introduced the GR5515I0ND SoC:
•
Added “GR5515I0ND” for pinout details;
•
Added “External Flash” to describe recommended external Flash for GR5515I0ND;
•
Added the reference schematic for GR5515I0ND in “Reference Design”;
Copyright © 2021 Shenzhen Goodix Technology Co., Ltd.
I