929
Pin
Name
Mode
Reset
Hardware
Standby
Mode
Software
Standby Mode
Bus-
Released Mode
Program
Execution Mode
PA
7
1, 2
T
T
Keep
Keep
I/O port
3, 4
L
T
(SSOE = 0)
T
(SSOE = 1)
Keep
T
A
20
5
T
T
(Address output)
*
4
(SSOE = 0)
T
(SSOE = 1)
Keep
(Otherwise)
*
5
Keep
(Address output)
*
4
T
(Otherwise)
*
5
Keep
(Address output)
*
4
A
20
(Otherwise)
*
5
I/O port
6, 7
T
T
Keep
—
I/O port
PB
3
to PB
0
1 to 5
T
T
(CS output)
*
6
(SSOE = 0)
T
(SSOE = 1)
H
(Otherwise)
*
7
Keep
(CS output)
*
6
T
(Otherwise)
*
7
Keep
(CS output)
*
6
CS
7
to
CS
4
(Otherwise)
*
7
I/O port
6, 7
T
T
Keep
—
I/O port
PB
7
to PB
4
1 to 7
T
T
Keep
Keep
I/O port
Legend:
H
: High
L
: Low
T
: High-impedance state
keep : Input pins are in the high-impedance state; output pins maintain their previous state.
DDR : Data direction register
Notes:
*
1 Low output only when WDT overflow causes a reset.
This
RESO
output function is provided only in the mask ROM version.
*
2 When A23E, A22E, A21E = 0 in BRCR (bus release control register)
*
3 When A23E, A22E, A21E = 1 in BRCR (bus release control register)
*
4 When A20E = 0 in BRCR (bus release control register)
*
5 When A20E = 1 in BRCR (bus release control register)
*
6 When CS7E, CS6E, CS5E, CS4E = 1 in CSCR (chip select control register)
*
7 When CS7E, CS6E, CS5E, CS4E = 0 in CSCR (chip select control register)
The bus cannot be released in modes 6 and 7.
Summary of Contents for H8/3060
Page 10: ......
Page 16: ......
Page 114: ...66 ...
Page 132: ...84 ...
Page 144: ...96 ...
Page 170: ...122 ...
Page 212: ...164 ...
Page 268: ...220 ...
Page 332: ...284 ...
Page 396: ...348 ...
Page 494: ...446 ...
Page 698: ...650 ...
Page 748: ...700 H8 3064F ZTAT B mask version Ports 1 2 5 LED 600 Ω Figure 22 8 Sample LED Circuit ...
Page 777: ...729 H8 3062F ZTAT B mask version Ports 1 2 5 LED 600 Ω Figure 22 14 Sample LED Circuit ...
Page 810: ...762 ...
Page 994: ...946 ...