Rev. 3.0, 03/01, page 95 of 390
9.2.5
TCR1: Timer 1 Control Register
The TCR 1, a 16-bit register, is used to control the timer 1.
Address: H'10006008
Bit
15
14
13
12
11
10
9
8
Bit Name
reserved reserved reserved reserved reserved reserved reserved reserved
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Bit Name
reserved reserved reserved EDMA
ETMO1
PST11
PST10
T1STP
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Description
Default
15 - 5
Reserved.
0
4
This bit is used to enable the DMA request as timer 1 reaches zero.
1: Enable the DMA request
0: Disable the DMA request
0
3
This bit is used to enable the timer 1 output TMO1#.
1: Output DMA request to port TMO1#
0: Output DMA request to port DREQ1#
0
2, 1
These two bits are used for the pre-scale option for the timer 1. The input clock for timer 1
is selected by this option.
11: Timer 1 input clock is CKIO
10: Timer 1 input clock is CKIO/4
01: Timer 1 input clock is CKIO/8
00: Timer 1 input clock is CKIO/16
00
0
This bit is used to start or stop the counting of the timer 1.
1: Start timer 1 counting
0: Stop timer 1 counting
0
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...