Rev. 3.0, 03/01, page 98 of 390
9.2.8
TIDR*: Timer Interrupt Disable Register
The TIDR, a 16-bit register, is used to disable the interrupt request from the timer 1 and the timer
0.
Address: H'1000600E
Bit
15
14
13
12
11
10
9
8
Bit Name
reserved reserved reserved reserved reserved reserved reserved reserved
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Bit Name
reserved reserved reserved reserved reserved reserved TMU1D
TMU0D
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Description
Default
15 - 2
Reserved.
0
1
This bit is used to disable the interrupt service request from the timer 1.
1: The interrupt request from the timer 1 is disabled.
0: The interrupt request from the timer 1 is enabled.
0
0
This bit is used to disable the interrupt service request from the timer 0.
1: The interrupt request from the timer 0 is disabled.
0: The interrupt request from the timer 0 is enabled.
0
*
Note: TIDR is the same as TIMR in HD64461, the naming is changed to avoid confusion.
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...