Rev. 3.0, 03/01, page 143 of 390
(11) Reset Command Register (IRSTCR)
Address: H'1000710E (Bank 0, Write)
Bit
7
6
5
4
3
2
1
0
Bit Name
RSTC3
RSTC2
RSTC1
RSTC0
-
-
-
-
Initial Value
0
0
0
0
-
-
-
-
R/W
W
W
W
W
-
-
-
-
Bit
Description
Default
7 - 4
RESET Command:
Used to send a RESET signal to the appropriate hardware in order to clear a particular
status condition, a counter, or a general reset.
b7 b6 b5 b4 RESET Command
0 0 0 1 Enter Hunt Mode
0 0 1 0 Reset Rx FIFO Pointer
0 0 1 1 Reset Rx Special Condition Interrupt
0 1 0 0 Reset Rx Ring Frame Pointer
0 1 0 1 Reset FIFO Underrun/EOM Latch
0 1 1 0 Reset Tx FIFO Pointer
0 1 1 1 Hardware Reset
Note: These bits are self-clearing (i.e. a programmer does not need to reset the RESET
Command bit value to 0000).
-
3 - 0
Reserved
-
(12) Frame Address Register (IFAR)
Address: H'10007102 (Bank 1, Read/ Write)
Bit
7
6
5
4
3
2
1
0
Bit Name
RFA7
RFA6
RFA5
RFA4
RFA3
RFA2
RFA1
-
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
-
Bit
Description
Default
7 - 1
Rx Frame Address, A1-A7:
Specify the address value that must be contained in the address field of incoming frames.
Bit 7 6 5 4 3 2 1
Bit Name A7 A6 A5 A4 A3 A2 A1
-
0
Bit 0 is always 0.
-
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...