Rev. 3.0, 03/01, page 167 of 390
12.4
Reset
Reset of UART should be held to an idle mode reset high for 500ns until initialization, which
causes the following:
1. Initialization of the transmitter and receiver internal clock counters.
2. Resetting all bits of ULSR, (except ULSR(5) and ULSR(6), THRE and TEMT (they are set
only by a hardware reset), all bits of UMCR and all corresponding discrete lines, memory and
logic elements. Before resetting, UART remains in the idle mode until programmed.
Table 12.7
Reset Control of Register and Pinout Signals
Register/Signal
Reset Control
Reset Status
Interrupt Enable Register
Interrupt Identification Register
FIFO Control Register
Line Control Register
Modem Control Register
Line Status Register
Modem Status Register
SOUT
RTS#, DTR#
Reset
Reset
Reset
Reset
Reset
Reset
Reset
Reset
Reset
All bits Low
Bit 0 is high and bits 1-7 are low
All bits Low
All bits Low
All bits Low
Bits 5, 6 are high, others are low.
Bits 7-4 input signals, bits 0-3 low
High
High
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...