Rev. 3.0, 03/01, page 185 of 390
Transmit Data Register (TDR) [cont’d]
Bit
7
6
5
4
3
2
1
0
Bit Name
TD7
TD6
TD5
TD4
TD3
TD2
TD1
TD0
Initial Value
-
-
-
-
-
-
-
-
R/W
W
W
W
W
W
W
W
W
Bit
Description
Default
31 - 0
TX Data (TD): MSB is the first bit to be transmitted to Serial Data Output Port.
-
14.2.2
Receive Data Register (RDR)
RDR, a 32-bit Read only register, is used as a channel to read data from RX FIFO. RDR is not
initialized.
Bit
31
30
29
28
27
26
25
24
Bit Name
RD31
RD30
RD29
RD28
RD27
RD26
RD25
RD24
Initial Value
0
0
0
0
0
0
0
0
R/W
R
R
R
R
R
R
R
R
Bit
23
22
21
20
19
18
17
16
Bit Name
RD23
RD22
RD21
RD20
RD19
RD18
RD17
RD16
Initial Value
0
0
0
0
0
0
0
0
R/W
R
R
R
R
R
R
R
R
Bit
15
14
13
12
11
10
9
8
Bit Name
RD15
RD14
RD13
RD12
RD11
RD10
RD9
RD8
Initial Value
0
0
0
0
0
0
0
0
R/W
R
R
R
R
R
R
R
R
Bit
7
6
5
4
3
2
1
0
Bit Name
RD7
RD6
RD5
RD4
RD3
RD2
RD1
RD0
Initial Value
0
0
0
0
0
0
0
0
R/W
R
R
R
R
R
R
R
R
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...