Rev. 3.0, 03/01, page 190 of 390
14.2.6
Command/Status Address Register (CSAR)
CSAR, a 32-bit Read/Write register, is a channel via which the system can write command address
to CODEC or read status address from CODEC. Bits 31-20 and bits 11-0 are reserved. The other
bits are initialized to 0 at reset. CAR is not initialized in STANDBY mode.
Bit
31
30
29
28
27
26
25
24
Bit Name
-
-
-
-
-
-
-
-
Initial Value
-
-
-
-
-
-
-
-
R/W
-
-
-
-
-
-
-
-
Bit
23
22
21
20
19
18
17
16
Bit Name
-
-
-
-
RW
CA6/SA6 CA5/SA5 CA4/SA4
Initial Value
-
-
-
-
0
0
0
0
R/W
-
-
-
-
R/W
R/W
R/W
R/W
Bit
15
14
13
12
11
10
9
8
Bit Name
CA3/SA3 CA2/SA2 CA1/SA1 CA0/SA0 -
-
-
-
Initial Value
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
-
-
-
-
Bit
7
6
5
4
3
2
1
0
Bit Name
-
-
-
-
-
-
-
-
Initial Value
0
0
0
0
0
0
0
0
R/W
-
-
-
-
-
-
-
-
Bit
Description
Default
31 - 20
Reserved
-
19
Read/Write Command (RW)
1=read, 0=write
0
18 - 12
Control Register Address 6-0 (CA6-CA0)/Status Address 6-0 (SA6-SA0):
When this register is written, these bits are control register address. Control register has
64 16-bit locations, addressed on even byte boundaries.
When this register is read, these bits are the address of the register which data is being
returned.
0
11 - 0
Reserved
0
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...