Rev. 3.0, 03/01, page 233 of 390
Control Register (CTR) [cont’d]
Bit
Description
Default
5
Receive Error Interrupt (RERI) enable
1: enable
0: disable
0
4
Transmit Data Empty Interrupt (TDEI) enable
1: enable
0: disable
0
3
Receive Data Full Interrupt (RDFI) enable
1: enable
0: disable
0
2
Buffer Disable
1: data is transferred with register (TXDB and RXDB).
0: data is transferred with buffers (TXDB and RXDB).
0
1
Transmit Enable
1: enable
0: disable
0
0
Receive enable.
1: enable
0: disable
0
15.2.2
Status Register (STR)
STR, a 6-bit READ only register (0s can only be written to lower four bits for clearing after 1s are
read), indicates the status of an AFE interface. STR is not initialized in the STANDBY mode. STR
must be read in word. The valid values cannot be guaranteed after a byte read is performed.
Bit
15
14
13
12
11
10
9
8
Bit Name
TAB
RAB
reserved reserved reserved reserved reserved reserved
Initial Value
0
0
0
0
0
0
0
0
R/W
R/(W)
R/(W)
R
R
R
R
R
R
Bit
7
6
5
4
3
2
1
0
Bit Name
reserved reserved reserved reserved TERR
RERR
TDE
RDF
Initial Value
0
0
0
0
0
0
1
0
R/W
R
R
R
R
R/(W)
R/(W)
R/(W)
R/(W)
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...