Rev. 3.0, 03/01, page 253 of 390
Mouse Control/Status Register (MSCSR) [cont’d]
Bit
Description
Default
10
MSCK Pin Status (MSCS)
1: MSCK pin is high level.
0: MSCK pin is low level.
0
9
MSDATA Pin Status (MSDS)
1: MSDATA pin is high level.
0: MSDATA pin is low level.
0
8
Parity Bit (MSDP)
This bit indicates the parity bit of the received data. This bit is read-only; writing this bit is
not effective.
-
7 - 0
Received Data (MSD7-MSD0)
Receiving data is stored. This bit is read-only; writing this bit is not effective.
-
17.3.4
Mouse Interrupt Status Register (MSISR)
This mouse control register indicates that receive data shift-register is full or not. When this
register is set, an interrupt will occur. If the software writes 1 to this register, it can clear the
interrupt request.
Address: H'1000DC14
Bit
15
14
13
12
11
10
9
8
Bit Name
-
-
-
-
-
-
-
-
Initial Value
0
0
0
0
0
0
0
0
R/W
R
R
R
R
R
R
R
R
Bit
7
6
5
4
3
2
1
0
Bit Name
-
-
-
-
-
-
-
MSRDF
Initial Value
0
0
0
0
0
0
0
0
R/W
R
R
R
R
R
R
R
R/W
Bit
Description
Default
15 - 1
Reserved
-
0
Received Data Full (MSRDF)
When the mouse receive data register is full (one data is received), this bit will be set to
“1” and an interrupt request will occur. At the same time, MSCK signal is driven to low
automatically. Otherwise, the software can clear the interrupt request by writing “1” to this
bit.
0
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...