Rev. 3.0, 03/01, page 323 of 390
HcHCCA
Table 18.29 HcHCCA Register
Register:
HcHCCA
Offset: 18-1B
Bits
Reset
R/W
Description
31 - 8
0h
R/W
HCCA
Pointer to HCCA base address. (Within SRAM memory space)
7 - 0
0h
-
Reserved. Read/Write 0's
HcPeriodCurrntED
Table 18.30 HcPeriodCurrentED Register
Register: HcPeriodCurrentED
Offset: 1C-1F
Bits
Reset
R/W
Description
31 - 4
0h
R/W
PeriodCurrentED
Pointer to the current Periodic List ED. (Within SRAM memory
space)
3 - 0
0h
-
Reserved. Read/Write 0's
HcControlHeadED
Table 18.31 HcControlHeadED
Register: HcControlHeadED
Offset: 20-23
Bits
Reset
R/W
Description
31 - 4
0h
R/W
ControlHeadED
Pointer to the Control List Head ED. (Within SRAM memory
space)
3 - 0
0h
-
Reserved. Read/Write 0's
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...