Rev. 3.0, 03/01, page 73 of 390
GPDCR -- Address: H'10004006
Bit
15
14
13
12
11
10
9
8
Bit Name
PD7MD1 PD7MD0 PD6MD1 PD6MD0 PD5MD1 PD5MD0 PD4MD1 PD4MD0
Initial Value
1
1
1
1
1
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Bit Name
PD3MD1 PD3MD0 PD2MD1 PD2MD0 PD1MD1 PD1MD0 PD0MD1 PB0MD0
Initial Value
1
1
1
1
1
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
GPECR -- Address: H'10004008
Bit
15
14
13
12
11
10
9
8
Bit Name
PE7MD1 PE7MD0 PE6MD1 PE6MD0 PE5MD1 PE5MD0 PE4MD1 PE4MD0
Initial Value
1
1
1
1
1
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Bit Name
PE3MD1 PE3MD0 PE2MD1 PE2MD0 PE1MD1 PE1MD0 PE0MD1 PE0MD0
Initial Value
1
1
1
1
1
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
The register is used to control the functions of each I/O port pin. Control bits of MD0 and MD1 are
defined in Table 7-3.
Table 7.3
Control Bits Definition of the Port x Control Register and Its Relevant
READ/WRITE Operation of Port Data Register
PxnMD1
PxnMD0
Pin Status
READ
WRITE
0
0
Function 2
Pin status
Can write to GPxDR, but has no effect
on pin status.
1
Output
Pin Status
Value written to GPxDR is output to pin.
1
0
Input
(Pull-up MOS on)
Pin status
Can write to GPxDR, but has no effect
on pin status.
1
Input
(Pull-up MOS off)
Pin status
Can write to GPxDR, but has no effect
on pin status.
Summary of Contents for HD64465
Page 25: ...Rev 3 0 03 01 page 6 of 390 ...
Page 59: ...Rev 3 0 03 01 page 40 of 390 ...
Page 97: ...Rev 3 0 03 01 page 78 of 390 ...
Page 147: ...Rev 3 0 03 01 page 128 of 390 ...
Page 199: ...Rev 3 0 03 01 page 180 of 390 ...
Page 247: ...Rev 3 0 03 01 page 228 of 390 ...
Page 385: ...Rev 3 0 03 01 page 366 of 390 ...
Page 389: ...Rev 3 0 03 01 page 370 of 390 ...
Page 409: ...Rev 3 0 03 01 page 390 of 390 ...