Rev. 3.0, 04/02, page 1042 of 1064
Table C.3
Area 0 Memory Map and Bus Width
Pin Value
MD6
MD4
MD3
Memory Type
Bus Width
0
0
0
Reserved (Cannot be used)
Reserved (Cannot be used)
1
Reserved (Cannot be used)
Reserved (Cannot be used)
1
0
Reserved (Cannot be used)
Reserved (Cannot be used)
1
MPX interface
32 bits
1
0
0
Reserved (Cannot be used)
Reserved (Cannot be used)
1
SRAM interface
8 bits
1
0
SRAM interface
16 bits
1
SRAM interface
32 bits
Table C.4
Endian
Pin Value
MD5
Endian
0
Big endian
1
Little endian
Table C.5
Master/Slave
Pin Value
MD7
Master/Slave
0
Slave
1
Master
Table C.6
Clock Input
Pin Value
MD8
Clock Input
0
External input clock
1
Crystal resonator
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...