Rev. 3.0, 04/02, page 193 of 1064
I
D
F1
F2
FS
D
F1
F2
FS
40. Double-precision FCMP: 2 issue cycles
FCMP/EQ,FCMP/GT
I
D
F1
F2
FS
F3
F1
F2
FS
41. Double-precision FDIV/SQRT: 1 issue cycle
FDIV, FSQRT
F1
F2
d
F1
F2
FS
F1
F2
FS
42. FIPR: 1 issue cycle
I
D
F0
F1
F2
FS
43. FTRV: 1 issue cycle
F1
F2
FS
D
F0
I
F1
F2
FS
d
F0
F1
F2
FS
d
F0
F1
F2
FS
d
F0
Notes:
??
: Locks D-stage
: Register read only
: Locks, but no operation is executed.
: Can overlap another f1, but not another F1.
d
D
??
f1
: Cannot overlap a stage of the same kind, except when two instructions are
executed in parallel.
Figure 8.2 Instruction Execution Patterns (cont)
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...