Rev. 3.0, 04/02, page 321 of 1064
Bit 19—BREQ Enable (BREQEN): Indicates whether external requests and bus requests from
PCIC can be accepted. BREQEN is initialized to the external request and bus request from PCIC
acceptance disabled state by a power-on reset. It is ignored in the case of a slave mode startup.
The bus request from the PCIC is always accepted in a slave mode start up.
Bit 19: BREQEN
Description
0
External requests and bus requests from PCIC are not accepted
(Initial value)
1
External requests and bus requests from PCIC are accepted
Bit 17—Area 1 to 6 MPX Bus Specification (MEMMPX): Sets the MPX interface when areas 1
to 6 are set as SRAM interface (or burst ROM interface). MEMMPX is initialized by a power-on
reset.
Bit 17: MEMMPX
Description
0
SRAM interface (or burst ROM interface) is selected when areas 1 to 6 are
set as SRAM interface (or burst ROM interface)
(Initial value)
1
MPX interface is selected when areas 1 to 6 are set as SRAM interface (or
burst ROM interface)
Bit 16—DMAC Burst Mode Transfer Priority Setting (DMABST): Specifies the priority of
burst mode transfers by the DMAC. When OFF, the priority is as follows: bus privilege released,
refresh, DMAC, CPU. When ON, the bus privileges are released and refresh operations are not
performed until the end of the DMAC’s burst transfer. This bit is initialized at a power-on reset.
Bit 16: DMABST
Description
0
DMAC burst mode transfer priority specification OFF
(Initial value)
1
DMAC burst mode transfer priority specification ON
Bit 15—High Impedance Control (HIZMEM): Specifies the state of address and other signals
(A[25:0],
, , RD/, , ) in standby mode.
Bit 15: HIZMEM
Description
0
The A[25:0],
,
, RD/
,
, and
signals go to high-
impedance (High-Z) in standby mode and when the bus is released
(Initial value)
1
The A[25:0],
,
, RD/
,
, and
signals drive in standby
mode
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...