Rev. 3.0, 04/02, page 571 of 1064
15.1.2
Block Diagram
Figure 15.1 shows a block diagram of the SCI.
Module data bus
SCRDR1
SCRSR1
RxD
TxD
SCK
SCTDR1
SCTSR1
SCSSR1
SCSCR1
SCSMR1
SCBRR1
Parity generation
Parity check
Transmission/
reception
control
Baud rate
generator
Clock
External clock
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
TEI
TXI
RXI
ERI
SCI
Bus interface
Internal
data bus
SCSPTR1
SCRSR1:
Receive shift register
SCRDR1:
Receive data register
SCTSR1:
Transmit shift register
SCTDR1:
Transmit data register
SCSMR1:
Serial mode register
SCSCR1:
Serial control register
SCSSR1:
Serial status register
SCBRR1:
Bit rate register
SCSPTR1: Serial port register
Figure 15.1 Block Diagram of SCI
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...