Rev. 3.0, 04/02, page 38 of 1064
31
0
R0_BANK0*
1,
*
2
R1_BANK0*
2
R2_BANK0*
2
R3_BANK0*
2
R4_BANK0*
2
R5_BANK0*
2
R6_BANK0*
2
R7_BANK0*
2
R8
R9
R10
R11
R12
R13
R14
R15
SR
GBR
MACH
MACL
PR
PC
(a) Register configuration
in user mode
31
0
R0_BANK1*
1,
*
3
R1_BANK1*
3
R2_BANK1*
3
R3_BANK1*
3
R4_BANK1*
3
R5_BANK1*
3
R6_BANK1*
3
R7_BANK1*
3
R8
R9
R10
R11
R12
R13
R14
R15
R0_BANK0*
1,
*
4
R1_BANK0*
4
R2_BANK0*
4
R3_BANK0*
4
R4_BANK0*
4
R5_BANK0*
4
R6_BANK0*
4
R7_BANK0*
4
(b) Register configuration in
privileged mode (RB = 1)
GBR
MACH
MACL
VBR
PR
SR
SSR
PC
SPC
31
0
R0_BANK1*
1,
*
3
R1_BANK1*
3
R2_BANK1*
3
R3_BANK1*
3
R4_BANK1*
3
R5_BANK1*
3
R6_BANK1*
3
R7_BANK1*
3
R8
R9
R10
R11
R12
R13
R14
R15
R0_BANK0*
1,
*
4
R1_BANK0*
4
R2_BANK0*
4
R3_BANK0*
4
R4_BANK0*
4
R5_BANK0*
4
R6_BANK0*
4
R7_BANK0*
4
(c) Register configuration in
privileged mode (RB = 0)
GBR
MACH
MACL
VBR
PR
SR
SSR
PC
SPC
SGR
DBR
SGR
DBR
Notes: *1 The R0 register is used as the index register in indexed register-indirect addressing mode and
indexed GBR indirect addressing mode.
*2 Banked
registers
*3 Banked
registers
Accessed as general registers when the RB bit is set to 1 in the SR register. Accessed only by
LDC/STC instructions when the RB bit is cleared to 0.
*4 Banked registers
Accessed as general registers when the RB bit is cleared to 0 in the SR register. Accessed only by
LDC/STC instructions when the RB bit is set to 1.
Figure 2.2 CPU Register Configuration in Each Processor Mode
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...