Rev. 3.0, 04/02, page 742 of 1064
Bit 8—NMI Edge Select (NMIE): Specifies whether the falling or rising edge of the interrupt
request signal to the NMI pin is detected.
Bit 8: NMIE
Description
0
Interrupt request detected on falling edge of NMI input
(Initial value)
1
Interrupt request detected on rising edge of NMI input
Bit 7—IRL Pin Mode (IRLM): Specifies whether pins
– are to be used as level-
encoded interrupt requests or as four independent interrupt requests.
Bit 7: IRLM
Description
0
pins used as level-encoded interrupt requests
(Initial value)
1
pins used as four independent interrupt requests (level-sense IRQ
mode)
Bits 13 to 10 and 6 to 0—Reserved: These bits are always read as 0, and should only be written
with 0.
19.3.3
Interrupt Priority Level Settting Register 00 (INTPRI00)
The interrupt priority level setting register (INTPRI00) sets the order of priority (levels 15 to 0) of
the internal peripheral module interrupts. The INTPRI00 register is a 32-bit read/write register. It
is initialized to H'00000000 at a reset. It is not initialized in standby mode.
Bit:
31
30
29
. . .
19
18
17
16
. . .
Initial value:
0
0
0
. . .
0
0
0
0
R/W:
R
R
R
. . .
R
R
R
R
Bit:
15
14
13
. . .
3
2
1
0
. . .
Initial value:
0
0
0
. . .
0
0
0
0
R/W:
R/W
R/W
R/W
. . .
R/W
R/W
R/W
R/W
Table 19.6 shows the relationship between interrupt request sources and the respective bits of the
INTPRI00 register.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...