Rev. 3.0, 04/02, page 795 of 1064
Table 21.3
Structure of Boundary Scan Register (cont)
No.
Pin name
Type
89
A4
OUT
88
A3
CTL
87
A3
OUT
86
A2
CTL
85
A2
OUT
84
A1
CTL
83
A1
OUT
82
A0
CTL
81
A0
OUT
80
CTL
79
OUT
78
CTL
77
OUT
76
CTL
75
OUT
74
CKE
CTL
73
CKE
OUT
72
/
/
CTL
71
/
/
OUT
70
RD/
CTL
69
RD/
OUT
68
/DQM1
CTL
67
/DQM1
OUT
66
/DQM0
CTL
65
/DQM0
OUT
64
D15
IN
63
D15
CTL
62
D15
OUT
61
D14
IN
60
D14
CTL
Note:
CTL is a low-active signal. The relevant pin is driven to the OUT state when CTL is set
LOW.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...