Rev. 3.0, 04/02, page 823 of 1064
22.2.6
PCI Configuration Register 5 (PCICONF5)
Bit:
31
30
29
28
27
26
25
24
BASE031 BASE030 BASE029 BASE028 BASE027 BASE026 BASE025 BASE024
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
23
22
21
20
19
18
17
16
BASE023 BASE022 BASE021 BASE020 BASE019 BASE018 BASE017 BASE016
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R/W
R/W
R/W
R/W
R
R
R
R
PP Bus-R/W:
R/W
R/W
R/W
R/W
R
R
R
R
Bit:
15
14
13
12
11
10
9
8
BASE015 BASE014 BASE013 BASE012 BASE011 BASE010 BASE09 BASE08
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R
R
R
R
R
R
R
R
Bit:
7
6
5
4
3
2
1
0
BASE07 BASE06 BASE05 BASE04 LA0PREF
LA0TYPE1 LA0TYPE0
LA0ASI
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R
R
R
R
R
R
R
R
The PCI configuration register 5 (PCICONF5) is a 32-bit read/partial-write register that
accommodates the memory space base address PCI configuration register stipulated in the PCI
local bus specifications. This register holds the high bits (12 max. in bits 31 to 20) of the address
used when a device on the PCI bus accesses local memory on the SH local bus using memory
transfer commands. Allocate at least the capacity set in the local space register 0 (PCILSR0) as
PCI bus memory space.
Bits 19 to 0 are fixed in hardware. Of writable bits 31 to 20, those that hold valid values differ
according to the value set in PCILSR0.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...