Rev. 3.0, 04/02, page 828 of 1064
22.2.9
PCI Configuration Register 11 (PCICONF11)
Bit:
31
30
29
28
27
26
25
24
SSID15
SSID14
SSID13
SSID12
SSID11
SSID10
SSID9
SSID8
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
23
22
21
20
19
18
17
16
SSID7
SSID6
SSID5
SSID4
SSID3
SSID2
SSID1
SSID0
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
15
14
13
12
11
10
9
8
SVID15
SVID14
SVID13
SVID12
SVID11
SVID10
SVID9
SVID8
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
3
2
1
0
SVID7
SVID6
SVID5
SVID4
SVID3
SVID2
SVID1
SVID0
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
The PCI configuration register 11 (PCICONF11) is a 32-bit read/write register that accommodates
the subsystem ID and subsystem vendor ID PCI configuration registers stipulated in the PCI local
bus specifications. The register contains the ID of the add-in board that SH7751 Series is installed
on its subsystem (bits 31 to 16) as well as the subsystem vendor ID (bits 15 to 0).
All bits can be written to from the PP bus.
The PCICONF11 register is not initialized at a reset. Always initialize this register while the
CFINIT bit (bit 0) of the PCICR register is cleared.
Bits 31 to 16—SSID15 to 0: Specifies the subsystem ID.
Bits 15 to 0—SVID15 to 0: Specifies the PCI subsystem vendor ID.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...