Rev. 3.0, 04/02, page 834 of 1064
22.2.14
PCI Configuration Register 16 (PCICONF16)
Bit:
31
30
29
28
27
26
25
24
PMESPT4 PMESPT3 PMESPT2 PMESPT1 PMESPT0
D2SPT
D1SPT
—
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R
R
R
R
R
R
R
R
Bit:
23
22
21
20
19
18
17
16
—
—
DS1
—
PMECLK
VER2
VER1
VER0
Initial value:
0
0
0
0
0
0
0
1
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R
R
R
R
R
R/W
R/W
R/W
Bit:
15
14
13
12
11
10
9
8
NIP7
NIP6
NIP5
NIP4
NIP3
NIP2
NIP1
NIP0
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R
R
R
R
R
R
R
R
Bit:
7
6
5
4
3
2
1
0
CAPID7
CAPID6
CAPID5
CAPID4
CAPID3
CAPID2
CAPID1
CAPID0
Initial value:
0
0
0
0
0
0
0
1
PCI-R/W:
R
R
R
R
R
R
R
R
PP Bus-R/W:
R
R
R
R
R
R
R
R
The PCI configuration register 16 (PCICONF16) is a 32-bit read/partial-write register than
accommodates the power management function (PMC), next-item pointer, and extended function
ID power management registers stipulated in the PCI power management specifications.
PCICONF16 is valid only when the PCIC is functioning not as the host. The power management
related functions are read from bits 31 to 16 (PMC), the address offset of the next function in the
extended function list is read from bits 15 to 8 (next item pointer), and the power management ID
(H'01) is read from bits 7 to 0 (extended function ID).
Bits 18 to 16 can be written to from the PP bus only. Other bits are fixed in hardware.
The PCICONF16 regsiter is initialized to H'00010001 at a power-on reset and a software reset.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...