Rev. 3.0, 04/02, page 845 of 1064
Always write to this register prior to target transfers. Specify the starting address (physical
address) of the memory installed on the local bus according to the address space being used. Bits
28 to 26 of the PCI local address register 0 select the local address area. Bits 25 to 20 show the
address within that area.
Bits 31 to 29—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Bits 28 to 20—Local Address (LAR28 to 20): Specify bits 28 to 20 of the starting address of the
local address space.
Bits 19 to 0—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...