Rev. 3.0, 04/02, page 847 of 1064
Note that the error detection bits can be set even when the interrupt is masked.
The error source holding circuit can only store one error source. For this reason, any second or
subsequent error factors are not stored if errors occur consecutively.
Bits 31 to 16—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Bit 15—Unlocked Transfer Detection Interrupt (M_LOCKON): When the PCIC is master, an
unlocked PIO transfer was performed when the I-specified target was locked.
Bit 14—Target Target Abort Interrupt (T_TGT_ABORT): Indicates the termination of
transaction by target abort when the PCIC is a target. Target abort is generated when the 2 least
significant address bits (bits 1, 0) and byte enable constitute an illegal combination (illegal byte
enable) during I/O transfer.
Bits 13 to 10—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Bit 9—Target Memory Read Retry Timeout Interrupt (TGT_RETRY): When the PCIC is
target, the master did not attempt a retry within the prescribed number of PCI bus clocks (2
15
)
(detected only in the case of memory read operations).
Bit 8—Master Function Disable Error Interrupt (MST_DIS): Indicates that an attempt was
made to conduct a master operation (PIO transfer, DMA transfer) when bit 2 (BUM) of the
PCICONF1 was set to 0 to prohibit bus master operations.
Bit 7—Address Parity Error Detection Interrupt (ADRPERR): Address parity error detected.
Detects only when bit 6 (PER) and bit 8 (SER) of the PCICONF1 are both 1.
Bit 6—
Detection Interrupt (SERR_DET): When the PCIC is host, assertion of the
signal was detected.
Bit 5—Target Write Data Parity Error Interrupt (T_DPERR_WT): When the PCIC is target,
a data parity error was detected while receiving a target write transfer (only detected when
PCICONFI bit 6 (PER) is 1).
Bit 4—Target Read
Detection Interrupt (T_PERR_DET): When the PCIC is target,
was detected when receiving a target read transfer. Detects only when bit 6 (SER) of the
PCICONF1 is 1.
Bit 3—Master Target Abort Interrupt (M_TGT_ABORT): When the PCIC is master.
Indicates the termination of transaction by target abort.
Bit 2—Master Master Abort Interrupt (M_MST_ABORT): When the PCIC is master.
Indicates the termination of transaction by master abort.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...