Rev. 3.0, 04/02, page 849 of 1064
from both the PP bus and PCI bus. When set to 0, the respective interrupt is disabled, and enabled
when set to 1.
The PCIINTM register is initialized to H'00000000 at a power-on reset and software reset.
Bits 31 to 16—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Bit 15—Unlocked Transfer Detection Interrupt Mask (M_LOCKON)
Bit 14—Target Target Abort Interrupt Mask (T_TGT_ABORT)
Bits 13 to 10—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Bit 9—Target Retry Timeout Interrupt Mask (TGT_RETRY)
Bit 8—Master Function Disable Error Interrupt Mask (MST_DIS)
Bit 7—Address Parity Error Detection Interrupt Mask (ADRPERR)
Bit 6—
Detection Interrupt Mask (SERR_DET)
Bit 5—Target Write Data Parity Error Interrupt Mask (T_DPERR_WT)
Bit 4—Target Read
Detection Interrupt Mask (T_PERR_DET)
Bit 3—Master Target Abort Interrupt Mask (M_TGT_ABORT)
Bit 2—Master Master Abort Interrupt Mask (M_MST_ABORT)
Bit 1—Master Write Data Parity Error Interrupt Mask (M_DPERR_WT)
Bit 0—Master Read Data Parity Error Interrupt Mask (M_DPERR_RD)
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...