Rev. 3.0, 04/02, page 860 of 1064
The transfer address of a byte boundary or character boundary can be set, but the 2 least
significant bits of the register are ignored, and the data of the longword boundary is transferred.
Note that the local bus starting address set in this register is the external address of the SH.
Always write to this register prior to starting DMA transfers. After a DMA transfer starts, the
register value is not retained. Always re-set this register before starting a new DMA transfer after
a DMA transfer has completed.
Bits 31 to 29—Reserved: These bits always return 0 when read. Always write 0 to these bits.
Bits 28 to 0—DMA Transfer Local Bus Starting Address (PDLA28 to 0): These bits set the
starting address of the local bus (external address of SH) for DMA transfer. Bits 28 to 26 indicate
the local bus area.
22.2.30
PCI DMA Transfer Counter Register [3:0] (PCIDTC [3:0])
Bit:
31
30
29
28
27
26
25
24
—
—
—
—
—
—
PTC25
PTC24
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R
R
R
R
R
R
R/W
R/W
PP Bus-R/W:
R
R
R
R
R
R
R/W
R/W
Bit:
23
22
21
20
19
18
17
16
PTC23
PTC22
PTC21
PTC20
PTC19
PTC18
PTC17
PTC16
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
15
14
13
12
11
10
9
8
PTC15
PTC14
PTC13
PTC12
PTC11
PTC10
PTC9
PTC8
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
3
2
1
0
PTC7
PTC6
PTC5
PTC4
PTC3
PTC2
PTC1
PTC0
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...