Rev. 3.0, 04/02, page 864 of 1064
Bit 4—Reserved: This bit always returns 0 when read. Always write 0 to this bit.
Bit 3—PCI Address Space Type (IOSEL): Type of PCI address space during transfer
Bit 3: IOSEL
Description
0
Memory space
(Initial value)
1
I/O space
Bit 2—Transfer Direction (DIR): Transfer direction during DMA transfer
Bit 2: DIR
Description
0
Transfer from PCI bus to local bus (SH bus)
(Initial value)
1
Transfer from local bus (SH bus) to PCI bus
Bit 1—Forced DMA Transfer Termination (DMASTOP): Forced termination of DMA transfer
Bit 1: DMASTOP
Description
When writing
0
Writing of 0 is ignored.
1
Forced termination of DMA transfer
When reading
When DMA transfer stops due to forced DMA transfer
termination, 1 is set
Bit 0—DMA Transfer Start Control (DMASTRT): Controls the starting of DMA transfer.
Bit 0: DMASTRT
Description
When writing
0
Ignored
1
Start
When reading
0
End of transfer
(Initial value)
1
Busy (in transfer)
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...