Rev. 3.0, 04/02, page 865 of 1064
22.2.32
PIO Address Register (PCIPAR)
Bit:
31
30
29
28
27
26
25
24
CFGEN
—
—
—
—
—
—
—
Initial value:
1
0
0
0
0
0
0
0
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R
R
R
R
R
R
R
R
Bit:
23
22
21
20
19
18
17
16
BUSNO23 BUSNO22 BUSNO21 BUSNO20 BUSNO19 BUSNO18 BUSNO17 BUSNO16
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
15
14
13
12
11
10
9
8
DEVNO15 DEVNO14 DEVNO13 DEVNO12 DEVNO11 FNCNO10 FNCNO9
FNCNO8
Initial value:
—
—
—
—
—
—
—
—
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
3
2
1
0
REGADR7 REGADR6 REGADR5 REGADR4 REGADR3 REGADR2
—
—
Initial value:
—
—
—
—
—
—
0
0
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R
R
The PIO address register (PCIPAR) is used when issuing configuration cycles on the PCI bus
when the PCIC is host. The PCIC supports the configuration mechanism 1 stipulated in the PCI
local bus specifications. This register is equivalent to the configuration register of configuration
mechanism 1. This register is equivalent to the CONFIG_ADDRESS of configuration mechanism
1. The check that the issuance of the PCI configuration cycle is enabled, and access the PCI
configuration space, this register contains the PCI bus No., device No., Function No., and LW
(longword) boundary of the configuration register. This 32-bit read/write register can be accessed
from the PP bus.
Bit 31 (CFGEN) is set in hardware and none of the other bits of the PCIPAR register are
initialized at a power-on reset or software reset.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...