Rev. 3.0, 04/02, page 870 of 1064
22.2.35
PCI Power Management Interrupt Register (PCIPINT)
Bit:
31
30
29
. . .
11
10
9
8
—
—
—
. . .
—
—
—
—
Initial value:
0
0
0
. . .
0
0
0
0
PCI-R/W:
—
—
—
. . .
—
—
—
—
PP Bus-R/W:
R
R
R
. . .
R
R
R
R
Bit:
7
6
5
4
3
2
1
0
—
—
—
—
—
—
PWRST_
D3
PWRST_
D0
Initial value:
0
0
0
0
0
0
0
0
PCI-R/W:
—
—
—
—
—
—
—
—
PP Bus-R/W:
R
R
R
R
R
R
R/WC
R/WC
Note:
Cleared by setting WC:1. (Writing of 0 is ignored.)
The PCI power management interrupt register (PCIPINT) controls the power management
interrupts. It provides the interrupt bits for a transition to the power state D3 (power down mode)
and recovery to the power state D0 (normal state). This 32-bit read/write register can be accessed
from the PP bus.
The PCIPINT register is initialized to H'00000000 at a power-on reset. It is not initialized at a
software reset. When an interrupt is detected, the bit corresponding to the content of that interrupt
is set to 1. Each interrupt detection bit can be cleared to 0 by writing 1 to it (write clear).
The power state D0 interrupt is not generated at a power-on reset.
Bits 31 to 2—Reserved: These bits always return 0 when read. Always write 0 to these bits when
writing.
Bit 1—Power state D3 (PWRST_D3): Transition request to power-down mode interrupt for
SH7751 and SH7751R.
Bit 0—Power state D0 (PWRST_D0): Restore from power-down mode interrupt for SH7751
and SH7751R.
Note:
The power states D3, D0 are not masked even when the interrupt mask bit is set ON.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...