Rev. 3.0, 04/02, page 55 of 1064
3.2
Register Descriptions
There are six MMU-related registers.
31
10 9
8
7
0
VPN
PPN
— —
ASID
1. PTEH
31 30 29 28
10 9
8
7
6
5
4
3
2
1
0
— — —
— V SZ
PR
SZ C D SH WT
2. PTEL
31
4
3
2
0
TC
SA
3. PTEA
31
0
0
TTB
4. TTB
31
Virtual address at which MMU exception or address error occurred
5. TEA
31
26
24 23
18 17 16 15
10 9
8
7
6
5
4
3
2
1
0
LRUI
— —
— —
URC
SQMD
SV — — — — — TI — AT
6. MMUCR
— indicates a reserved bit: the write value must be 0, and a read will return 0.
URB
25
Figure 3.2 MMU-Related Registers
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...