Rev. 3.0, 04/02, page 919 of 1064
22.5
Resetting
This section describes the resetting supported by the PCIC.
Power-On Reset when Host: A reset (
) can be output to the PCI bus when the PCIC is
host. The
pin is asserted when a power-on reset is generated at the pin or when a
software reset is generated by setting 1 in the
output control bit (RSTCTL) of the PCI
control register (PCICR).
Reset Input in Non-Host Mode: The PCIC has no dedicated reset input pin. A reset signal from
the PCI bus can be connected to the
pin and a power-on reset applied to the
SH7751/SH7751R, but the following point must be noted:
In the PCI standard, the reset (
signal must be asserted for a minimum of 1msec, check the
time required for the power-on reset of the SH7751/SH7751R (see section 23, Electrical
Characteristics), and design the timing of power-on resets so that it satisfies the conditions of the
reset period for both.
Manual Reset: The PCIC does not support the input of manual reset signals via the
pin.
No initialization therefore occurs by manual resets.
Software Reset: Software resets are generated by setting 1 in the
output control bit
(RSTCTL) of the PCI control register (PCICR). The
pin is asserted at the same time as
the PCIC is reset. While a software reset is asserted, the PCIC registers cannot be accessed.
Assertion requires a minimum of 1ms. Software resets are canceled by setting a 0 to the RSTCTL
bit.
It is not possible to set 0 in the RSTCTL bit and set other bits of the PCICR at the same time.
After setting 0 in the RSTCTL bit, set other bits of the PCICR.
Note that not all PCIC registers are reset at a software reset. See section 22.2, PCIC Register
Descriptions, for details of which registers are reset. Use software clears as required for any
registers that are not cleared by the software reset.
Note that, since software resets cannot be asserted while the PCI bus clock is stopped, software
resets must be asserted when the PCI bus clock (PCICLK or CKIO) is being input.
Note that data cannot be guaranteed if a software reset is used while a data transfer is in progress.
Summary of Contents for SH7751
Page 39: ...Rev 3 0 04 02 page xxxviii of xxxviii ...
Page 89: ...Rev 3 0 04 02 page 50 of 1064 ...
Page 157: ...Rev 3 0 04 02 page 118 of 1064 ...
Page 193: ...Rev 3 0 04 02 page 154 of 1064 ...
Page 225: ...Rev 3 0 04 02 page 186 of 1064 ...
Page 253: ...Rev 3 0 04 02 page 214 of 1064 ...
Page 301: ...Rev 3 0 04 02 page 262 of 1064 ...
Page 343: ...Rev 3 0 04 02 page 304 of 1064 ...
Page 607: ...Rev 3 0 04 02 page 568 of 1064 ...
Page 671: ...Rev 3 0 04 02 page 632 of 1064 ...
Page 745: ...Rev 3 0 04 02 page 706 of 1064 ...
Page 767: ...Rev 3 0 04 02 page 728 of 1064 ...
Page 1061: ...Rev 3 0 04 02 page 1022 of 1064 NMI tNMIL tNMIH Figure 23 69 NMI Input Timing ...
Page 1069: ...Rev 3 0 04 02 page 1030 of 1064 ...
Page 1103: ...Rev 3 0 04 02 page 1064 of 1064 ...