Rev. 1.50
1�
����st ��� �01�
Rev. 1.50
13
����st ��� �01�
HT66F0175/HT66F0185
A/D Flash MCU with EEPROM
HT66F0175/HT66F0185
A/D Flash MCU with EEPROM
Pad Name
Function
OPT
I/T
O/T
Description
P�6/SSEG9/�N5/
VREF
P�6
P�WU
P�PU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p and
wake-�p.
SSEG9
SLCDC�
—
SSEG Software controlled LCD se�ment o�tp�t
�N5
�CERL
�N
—
�/D Converter analo� inp�t
VREF
S�DC�
—
�O
�/D Converter reference volta�e o�tp�t
P��/TP1/SSEG�/
�N6
P��
P�WU
P�PU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p and
wake-�p.
TP1
TMPC
ST
CMOS TM1 inp�t/o�tp�t
SSEG�
SLCDC�
—
SSEG Software controlled LCD se�ment o�tp�t
�N6
�CERL
�N
—
�/D Converter analo� inp�t
PB0/INT0/
SSEG16/�N0/XT1
PB0
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
INT0
IFS
INTEG
ST
—
External Interr�pt 0
SSEG16
SLCDC3
—
SSEG Software controlled LCD se�ment o�tp�t
�N0
�CERL
�N
—
�/D Converter analo� inp�t
XT1
CO
LXT
—
LXT oscillator pin
PB1/INT1/
SSEG15/�N1/XT�
PB1
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
INT1
IFS
INTEG
ST
—
External Interr�pt 1
SSEG15
SLCDC3
—
SSEG Software controlled LCD se�ment o�tp�t
�N1
�CERL
�N
—
�/D Converter analo� inp�t
XT�
CO
—
LXT LXT oscillator pin
PB�/TCK0/
SSEG14/�N�
PB�
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
TCK0
TM0C0
ST
—
TM0 inp�t
SSEG14
SLCDC3
—
SSEG Software controlled LCD se�ment o�tp�t
�N�
�CERL
�N
—
�/D Converter analo� inp�t
PB3/SSEG�/�N�
PB3
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
SSEG�
SLCDC�
—
SSEG Software controlled LCD se�ment o�tp�t
�N�
�CERL
�N
—
�/D Converter analo� inp�t
PB4/CLO/SSEG6
PB4
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
CLO
TMPC
—
CMOS System clock o�tp�t
SSEG6
SLCDC�
—
SSEG Software controlled LCD se�ment o�tp�t
PB5/[SCS]/
SSEG5/SCOM5
PB5
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
[SCS]
SLCDC0
SIMC0
IFS
—
CMOS SPI slave select
SSEG5
SLCDC1
—
SSEG Software controlled LCD se�ment o�tp�t
SCOM5
SLCDC1
—
SCOM Software controlled LCD common o�tp�t
PB6/[SCK/SCL]/
SSEG4/SCOM4
PB6
PBPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
[SCK]
SIMC0
IFS
ST
CMOS SPI serial clock
[SCL]
SIMC0
IFS
ST
NMOS I
�
C clock line
SSEG4
SLCDC1
—
SSEG Software controlled LCD se�ment o�tp�t
SCOM4
SLCDC1
—
SCOM Software controlled LCD common o�tp�t
PC0/SSEG1�/
OSC1
PC0
PCPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
SSEG1�
SLCDC3
—
SSEG Software controlled LCD se�ment o�tp�t
OSC1
CO
HXT
—
HXT oscillator pin
PC1/SSEG1�/
OSC�
PC1
PCPU
ST
CMOS General p�rpose I/O. Re�ister enabled p�ll-�p.
SSEG1�
SLCDC3
—
SSEG Software controlled LCD se�ment o�tp�t
OSC�
CO
—
HXT HXT oscillator pin