Rev. 1.50
�4
����st ��� �01�
Rev. 1.50
�5
����st ��� �01�
HT66F0175/HT66F0185
A/D Flash MCU with EEPROM
HT66F0175/HT66F0185
A/D Flash MCU with EEPROM
TM2
(CTM)
PB3/TP�
T�CP
PB3 O�tp�t F�nction
0
1
O�tp�t
P�6/TCK�
TCK Inp�t
0
1
PB3
TM2 Function Pin Control Block Diagram – HT66F0185 only
Note: 1. The I/O register data bits shown are used for TM output inversion control.
2. In the Capture Input Mode, the TM pin control register must never enable more than one
TM input.
TMPC Register – HT66F0175
Bit
7
6
5
4
3
2
1
0
Name
CLOP
—
—
—
—
—
T1CP
T0CP
R/W
R/W
—
—
—
—
—
R/W
R/W
POR
0
—
—
—
—
—
0
0
Bit 7
CLOP
: CLO pin control
0: Disable
1: Enable
Bit 6~2
Unimplemented, read as “0”
Bit 1
T1CP
: TP1 pin control
0: Disable
1: Enable
Bit 0
T0CP
: TP0 pin control
0: Disable
1: Enable
TMPC Register – HT66F0185
Bit
7
6
5
4
3
2
1
0
Name
CLOP
—
—
—
—
T�CP
T1CP
T0CP
R/W
R/W
—
—
—
—
R/W
R/W
R/W
POR
0
—
—
—
—
0
0
0
Bit 7
CLOP
: CLO pin control
0: Disable
1: Enable
Bit 6~3
Unimplemented, read as “0”
Bit 2
T2CP
: TP2 pin control
0: Disable
1: Enable
Bit 1
T1CP
: TP1 pin control
0: Disable
1: Enable
Bit 0
T0CP
: TP0 pin control
0: Disable
1: Enable