Rev. 1.10
74
November 26, 2019
Rev. 1.10
75
November 26, 2019
HT68FB240
USB Low Speed Flash MCU
Counter Value
CCRP
CCRA
TnON
TnPAU
TnPOL
CCRP Int.
Flag TnPF
CCRA Int.
Flag TnAF
TM O/P Pin
(TnOC=1)
Time
Counter cleared
by CCRP
Pause Resume
Counter Stop if
TnON bit low
Counter Reset when
TnON returns high
TnDPX = 0; TnM [1:0] = 10
PWM Duty Cycle
set by CCRA
PWM resumes
operation
Output controlled by
other pin-shared function
Output Inverts
when TnPOL = 1
PWM Period
set by CCRP
TM O/P Pin
(TnOC=0)
PWM Mode – TnDPX = 0 (n=0, 1)
Note: 1. Here TnDPX=0 – Counter cleared by CCRP
2. A counter clear sets the PWM Period
3. The internal PWM function continues even when TnIO [1:0] = 00 or 01
4. The TnCCLR bit has no influence on PWM operation