ESMT
M12L64164A
Elite Semiconductor Memory Technology Inc.
Publication Date: May 2008
Revision: 3.3
40/46
Write interrupted by Precharge Command & Write Burst Stop Cycle @ Burst Length = Full page
C L O C K
C K E
C S
R A S
C A S
A D D R
W E
D Q
D Q M
A 1 0 / A P
B A 0
B A 1
R A a
C A a
C A b
R A a
D A a 0 D A a 1
D A b 1
D A b 0
D A b 2
R o w A c t i v e
( A - B a n k )
W r i t e
( A - B a n k )
B u r s t S t o p
W r i t e
( A - B a n k )
: D o n ' t C a r e
H I G H
D A a 2 D A a 3 D A a 4
D A b 3 D A b 4 D A b 5
P r e c h a r g e
( A - B a n k )
t
B D L
t
R D L
* N o t e 1
1
9
2
1 0
3
4
5
6
7
8
1 1
1 2
1 3
1 4
1 7
1 5
1 8
1 6
1 9
0
*Note : 1. Data-in at the cycle of interrupted by precharge can not be written into the corresponding memory cell. It is defined by
AC parameter of t
RDL
.
DQM at write interrupted by precharge command is needed to prevent invalid write.
DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input
data after Row precharge cycle will be masked internally.
2. Burst stop is valid at every burst length.