14. Register Descriptions > PCIe Capability Registers
176
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14:12
Reserved
The Value read from these bits is 0b000. Previous version of
the PCI specification had defined theses bits, they are now
defined as read only, and return 0b000.
System software is permitted to write any value to these bits.
R
000
11:9
L1_LAT
PCIe Endpoint L1 Acceptable Latency
This field indicates the acceptable latency for transition from
L1 to L0 state. This field is set to 0b000 since the PEB383 is
not an endpoint.
R
000
8:6
L0S_LAT
PCIe Endpoint L0s Acceptable Latency
This field indicates the acceptable latency for transition from
L0s to L0 state. This field is set to 0b000 since the PEB383
is not an endpoint.
R
000
5
EXT_TAG
PCIe Extended Tag Field Supported
This field contains the value 0 indicating 5-bit tag fields are
supported.
R
0
4:3
PH_FUNC
PCIe Phantom Functions Supported
This field is 0 indicating no phantom functions are used.
R
00
2:0
MAX_SIZE
PCIe Maximum Payload Size Supported
000 = 128 bytes
R
000
(Continued)
Bits
Name
Description
Type
Reset value