14. Register Descriptions > Register Map
135
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14.3.8
PCI PFM Base and Limit Register
Register name: PCI_PFM_BL
Reset value: 0x0001_0001
Register offset: 0x024
Bits
7
6
5
4
3
2
1
0
31:24
LA
23:16
LA
ADD_LA_64
15:08
BA
07:00
BA
ADD_BA_64
Bits
Name
Description
Type
Reset value
31:20
LA
Prefetchable Memory Limit Address
This field is used in conjunction with Memory Base Address
for forwarding memory-mapped I/O transactions. These bits
define the upper bound for the memory address range. The
upper 12 bits correspond to address bits <31:20> of the
address range. Bits <19:0> of the address range are
0xFFFFF.
R/W
0
19:16
ADD_LA_64
Addressing Capability — Memory Base Address
The PEB383 supports 64-bit addressing.
R
0x1
15:04
BA
Prefetchable Memory Base Address
This field defines the lower bound of the prefetchable
memory address range. These bits correspond to address
bits <31:20> of the Prefetchable Address range. The lower
20 address bits (19:0) are 20’h0.
R/W
0
03:00
ADD_BA_64
Addressing Capability — Memory Range Limit Address
The PEB383 supports 64-bit addressing.
R
0x1