14. Register Descriptions > Advanced Error Reporting Capability Registers
197
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14.8.12
PCIe Secondary Uncorrectable Error Status Register
Register name: PCIE_SEC_UERR_STAT
Reset value: 0x0000_0000
Register offset: 0x12C
Bits
7
6
5
4
3
2
1
0
31:24
Reserved
23:16
Reserved
15:08
Reserved
IB_ERR
SERR_AD
PERR_AD
DTDTE
UADD_
ERR
UATT_ERR
07:00
UDERR
USCM
USCE
Reserved
R_MA
R_TA
MA_SC
TA_SC
Bits
Name
Description
Type
Reset value
31:14
Reserved
Reserved
R
0x0000_0
13
IB_ERR
Internal Bridge Error Status (No Header Log).
The PEB383 never sets this bit.
R
0
12
SERR_AD
SERR# Assertion Detected (No Header Log)
R/W1CS
0
11
PERR_AD
PERR# Assertion Detected
R/W1CS
0
10
DTDTE
Delayed Transaction Discard Timer Expired Status
(No Header Log)
R/W1CS
0
9
UADD_ERR
Uncorrectable Address Error Status
R/W1CS
0
8
UATT_ERR
Uncorrectable Attribute Error Status
R/W1CS
0
7
UDERR
Uncorrectable Data Error Status
R/W1CS
0
6
USCM
Uncorrectable Split Completion Message Data Error Status
a
a.
The PEB383 never sets this bit since it does not support PCI-X.
R/W1CS
0
5
USCE
Unexpected Split Completion Error Status
R/W1CS
0
4
Reserved
Reserved
R
0
3
R_MA
Received Master-Abort Status
R/W1CS
0
2
R_TA
Received Target-Abort Status
R/W1CS
0
1
MA_SC
Master-Abort on Split Completion Status
R/W1CS
0
0
TA_SC
Target-Abort on Split Completion Status
R/W1CS
0