14. Register Descriptions > Advanced Error Reporting Capability Registers
200
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14.8.15
PCIe Secondary Error Capabilities and Control Register
14.8.16
PCIe Secondary Header Log 1 Register
Register name: PCIE_ERR_CAP_CTRL
Reset value: 0x0000_0000
Register offset: 0x138
Bits
7
6
5
4
3
2
1
0
31:24
Reserved
23:16
Reserved
15:08
Reserved
07:00
Reserved
SUFEP
Bits
Name
Description
Type
Reset value
31:05
Reserved
Reserved
R
0
04:00
SUFEP
Secondary Uncorrectable First Error Pointer.
RS
0x00
Register name: PCIE_SEC_HL1
Reset value: 0x0000_0000
Register offset: 0x13C
Bits
7
6
5
4
3
2
1
0
31:24
TRAN_ATT[31:24]
23:16
TRAN_ATT[23:16]
15:08
TRAN_ATT[15:08]
07:00
TRAN_ATT[07:00]
Bits
Name
Description
Type
Reset value
31:00
TRAN_ATT[31:00]
Transaction Attribute
This field is [31:0] of the 36-bit value transferred on
C/BE[3:0]# and AD[31:0] during the attribute phase.
RS
0x0