IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 27
June 7, 2006
Notes
PCIEDCAP - PCI Express Device Capabilities (0x044)
15:8
NXTPTR
RO
0x70
Next Pointer. This field contains a pointer to the next
capability structure.
19:16
VER
RO
0x1
PCI Express Capability Version. This field indicates the
PCI-SIG defined PCI Express capability structure version
number.
23:20
TYPE
RO
-
Port Type.
24
SLOT
RWL
0x0
Slot Implemented. This bit is set when the PCI Express
link associated with this Port is connected to a slot.
29:25
IMN
RO
0x0
Interrupt Message Number. The function is allocated only
one (downstream ports) MSI or none (upstream ports).
Therefore, this field is set to zero.
31:30
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
2:0
MPAYLOAD
RWL
0x4
Maximum Payload Size Supported. This field indicates
the maximum payload size that the device can support for
TLPs. The default value corresponds to 2048 bytes.
4:3
PFS
RO
0x0
Phantom Functions Supported. This field indicates the
support for unclaimed function number to extend the num-
ber of outstanding transactions allowed by logically com-
bining unclaimed function numbers. The value is hardwired
to 0x0 to indicate that no function number bits are used for
phantom functions.
5
ETAG
RO
0x1
Extended Tag Field Support. This field indicates the max-
imum supported size of the Tag field as a requester.
8:6
E0AL
RO
0x0
Endpoint L0s Acceptable Latency. This field indicates
the acceptable total latency that an endpoint can withstand
due to transition from the L0s state to the L0 state. The
value is hardwired to 0x0 as this field does not apply to a
switch.
11:9
E1AL
RO
0x0
Endpoint L1 Acceptable Latency. This field indicates the
acceptable total latency that an endpoint can withstand due
to transition from the L1 state to the L0 state. The value is
hardwired to 0x0 as this field does not apply to a switch.
12
ABP
RWL
0x0
Attention Button Present. When set, this bit indicates that
an Attention Button is implemented on the card/module.
This bit should not be set on downstream ports.
13
AIP
RWL
0x0
Attention Indicator Present. When set, this bit indicates
that an Attention Indicator is implemented on the card/mod-
ule. This bit should not be set on downstream ports.
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...