IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 35
June 7, 2006
Notes
PCIESSTS - PCI Express Slot Status (0x05A)
11
EIC
RW
0x0
Electromechanical Interlock Control. This field always
returns a value of zero when read. If an electromechanical
interlock is implemented, a write of a one to this field
causes the state of the interlock to toggle and a write of a
zero has no effect.
This bit is read-only and has a value of zero when the cor-
responding capability is not enabled in the PCIESCAP reg-
ister or when the HPMODE bit in the PA_SWCTL register
is cleared.
This bit is unused and has no effect in PCIe 1.0a mode
(i.e., HPMODE bit cleared).
15:12
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABP
RW1C
0x0
Attention Button Pressed. Set when the attention button
is pressed.
1
PFD
RW1C
0x0
Power Fault Detected. Set when the Power Controller
detects a power fault.
2
MRLSC
RW1C
0x0
MRL Sensor Changed. Set when an MRL Sensor state
change is detected.
3
PSD
RW1C
0x0
Presence Detected Changed. Set when a Presence
Detected change is detected.
4
CC
RW1C
0x0
Command Completed. This bit is set when the Hot-Plug
Controller completes an issued command.
5
MRLSS
ROS
0x0
MRL Sensor State. This field enclosed the current state of
the MRL sensor.
0x0 -(closed) MRL closed
0x1 -(open) MRL open
6
PDS
ROS
0x1
Presence Detect State. This bit indicates the presence of
a card in the slot corresponding to the port and reflects the
state of the Presence Detect status.
0x0 -(empty) Slot empty
0x1 -(present) Card present
7
EIS
ROS
0x0
Electromechanical Interlock Status. When an electrome-
chanical interlock is implemented, this bit indicates the cur-
rent status of the interlock.
0x0 - (disengaged) Electromechanical interlock disen-
gaged
0x1 - (engaged) Electromechanical interlock engaged
This bit is unused and is always zero in PCIe 1.0a mode
(i.e., HPMODE bit cleared).
15:8
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...