IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 57
June 7, 2006
Notes
TMCNTCFG - Test Mode Count Configuration (0x0C8)
15:8
PBSA
RW1C
0x0
Port B Synchronization Achieved. Each bit in this field
corresponds to a port lane (e.g., bit zero corresponds to
lane zero of the port). When the lane is enabled in the
TMCTL register, and synchronization has been achieved,
then the corresponding bit in this field is set.
23:16
PCSA
RW1C
0x0
Port C Synchronization Achieved. Each bit in this field
corresponds to a port lane (e.g., bit zero corresponds to
lane zero of the port). When the lane is enabled in the
TMCTL register, and synchronization has been achieved,
then the corresponding bit in this field is set.
31:24
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
2:0
TMCNTLSEL0
RW
0x0
Test Mode Count Lane Select 0. In SerDes test mode,
this field selects which SerDes lane of the port specified in
the TMCNTPSEL0 field for which failures are counted in
the Test Mode Error Count 0 (TMERRCNT0) field of the
Test Mode Count 0 (TMCNT0) register.
4:3
TMCNTPSEL0
RW
0x0
Test Mode Count Port Select 0. In SerDes test mode, this
field selects the port for which SerDes lane failures are
counted in the the Test Mode Error Count 0
(TMERRCNT0) field of the Test Mode Count 0 (TMCNT0)
register.
0x0 - (porta) port A
0x1 - (portb) port B
0x2 - (portc) port C
0x3 - (reserved) reserved
7:5
TMCNTLSEL1
RW
0x0
Test Mode Count Lane Select 1. In SerDes test mode,
this field selects which SerDes lane of the port specified in
the TMCNTPSEL1 field for which failures are counted in
the Test Mode Error Count 1 (TMERRCNT1) field of the
Test Mode Count 0 (TMCNT0) register.
9:8
TMCNTPSEL1
RW
0x0
Test Mode Count Port Select 1. In SerDes test mode, this
field selects the port for which SerDes lane failures are
counted in the the Test Mode Error Count 1
(TMERRCNT1) field of the Test Mode Count 0 (TMCNT0)
register.
0x0 - (porta) port A
0x1 - (portb) port B
0x2 - (portc) port C
0x3 - (reserved) reserved
12:10
TMCNTLSEL2
RW
0x0
Test Mode Count Lane Select 2. In SerDes test mode,
this field selects which SerDes lane of the port specified in
the TMCNTPSEL2 field for which failures are counted in
the Test Mode Error Count 2 (TMERRCNT2) field of the
Test Mode Count 1 (TMCNT1) register.
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...