IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 31
June 7, 2006
Notes
PCIELSTS - PCI Express Link Status (0x052)
4
LDIS
RW
0x0
Link Disable. When set, this bit disables the link. This field
is hardwired to 0x0 for the upstream port.
5
LRET
RW
0x0
Link Retrain. Writing a one to this field initiates Link
retraining by directing the Physical Layer LTSSM to the
Recovery state. This field always returns zero when read.
For compliance with the PCIe specification, this bit has no
effect on the upstream port when the REGUNLOCK bit is
cleared in the PA_SWCTL register. When the REGUN-
LOCK bit is set, writing a one to the LRET bit initiates link
retraining on the upstream port.
6
CCLK
RW
0x0
Common Clock Configuration. When set, this bit indi-
cates that this component and the component at the oppo-
site end of the link are operating with a distributed common
reference clock.
7
ESYNC
RW
0x0
Extended Sync. When set this bit forces transmission of
4096 FTS ordered sets in the L0s state followed by a single
SKP ordered set.
15:8
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
3:0
LS
RO
0x1
Link Speed. This field is hardwired to 2.5 Gbps.
9:4
LW
ROS
HWINIT
Link Width. This field indicates the negotiated width of the
link.
10
TERR
ROS
0x0
Training Error. When set, this bit indicates that a link train-
ing error has occurred.
11
LTRAIN
ROS
0x0
Link Training. When set, this bit indicates that link training
is in progress.
12
SCLK
RWL
HWINIT
Slot Clock Configuration. When set, this bit indicates that
the component uses the same physical reference clock
that the platform provides. The initial value of this field is
the state of the CCLKUS signal for port A and the CCLKDS
signal for downstream ports B and C. The value contained
in Serial EEPROM may override these default values.
15:13
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
Summary of Contents for 89HPES12N3
Page 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Page 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Page 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Page 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Page 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Page 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Page 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Page 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Page 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Page 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...